STMicroelectronics STM32WLEx Reference Manual page 1287

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

RM0461
36.11.1
DBGMCU identity code register (DBGMCU_IDCODER)
Address offset: 0x000
Reset value: 0xXXXX 6497
31
30
29
28
r
r
r
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:16 REV_ID[15:0]: revision
For values, refer to the device errata sheet.
Bits 15:12 Reserved, must be kept at reset value.
Bits 11:0 DEV_ID[11:0]: device ID
0x497: STM32WLEx
36.11.2
DBGMCU configuration register (DBGMCU_CR)
Address offset: 0x004
Reset value: 0x0000 0000
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:3 Reserved, must be kept at reset value.
Bit 2 DBG_STANDBY: Allows debug in Standby mode
0: Normal operation. All clocks are disabled and the domain powered down automatically in
Standby mode.
1: Automatic clock stop/power down disabled. All active clocks and oscillators continue to run
during Standby mode and the domain supply is maintained, allowing full debug capability. On
exit from Standby mode, a domain reset is performed.
Bit 1 DBG_STOP: Allows debug in Stop mode
0: Normal operation. All clocks are disabled automatically in Stop mode.
1: Automatic clock stop disabled. All active clocks and oscillators continue to run during Stop
mode, allowing full debug capability. On exit from Stop mode, the clock settings are set to the
Stop mode exit state.
27
26
25
r
r
r
r
11
10
9
r
r
r
27
26
25
Res.
Res.
Res.
11
10
9
Res.
Res.
Res.
24
23
22
REV_ID[15:0]
r
r
r
8
7
6
DEV_ID[11:0]
r
r
r
24
23
22
21
Res.
Res.
Res.
Res.
8
7
6
5
Res.
Res.
Res.
Res.
RM0461 Rev 5
Debug support (DBG)
21
20
19
18
r
r
r
r
5
4
3
2
r
r
r
r
20
19
18
Res.
Res.
Res.
4
3
2
DBG_
Res.
Res.
STANDBY
rw
17
16
r
r
1
0
r
r
17
16
Res.
Res.
1
0
DBG_
DBG_
STOP
SLEEP
rw
rw
1287/1306
1291

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WLEx and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents