Intel EP80579 Manual page 19

Integrated processor product line
Hide thumbs Also See for EP80579:
Table of Contents

Advertisement

®
Revision History—Intel
EP80579 Integrated Processor Product Line
Date
Revision
November 2008
003
September
002
2008
August 2008
001
May 2010
Order Number: 320068-005US
Section 7.0, "Power Management and Reset Interface"
Updates:
• Update to Figure 49 to indicate the delay between PWROK and VRMPWRGD to be 102ms
instead of 12ms
• Update to Figure 54 to connect GBE_AUX_PWR_GOOD to SYS_PWR_OK in systems without
Sustain Power.
Section 19.0, "Gigabit Ethernet (GbE) Interface"
Updates:
• Updates to Table 81, Table 82, and Table 83 to include WOL capability for GbE Port 0.
Section 20.0, "IEEE 1588-2008 Hardware Assist Interface"
Updates:
• Termination of ASMSSIG and AMMSSIG signals changed from pull-ups to pull-down
Section 28.0, "Schematics Checklist"
Updates:
• Updates to indicate signal terminations to Core and Suspend Power Wells
• Termination of ASMSSIG and AMMSSIG (IEEE 1588-2008) signals changed from pull-ups to
pull-downs.
Chapter 9.0, "System Memory Interface
Table 27, "Supported DDR2 Device Densities and Widths" on page 111
Table 28, "Supported DRAM Capacity for 64-bit Mode" on page 112
Table 29, "Supported DRAM Capacity for 32-bit Mode" on page
DDR2 Data Bus Signals in 32-bit mode
Table 33, "256Mb Addressing" on page
configurations
Table 34, "512Mb Addressing" on page
configurations
Table 35, "1Gb Addressing" on page
Table 36, "2Gb Addressing" on page
Chapter 25.0, "Sideband
Signals". Added power-up deactivation pull-ups to sideband signals
CPUSLP_OUT#, CPURST#, and IERR#
Chapter 28.0, "Schematics
Checklist". Termination updates for reserved pins and NC56.
Appendix A, "System Memory Interface
Memory Capacity for 64-bit Mode" on page
Appendix B, "System Memory Interface (Memory
Table B-18, "Supported DRAM Capacity for 64-bit Mode" on page 334
Table B-20, "256Mb Addressing" on page
configurations
Table B-21, "512Mb Addressing" on page
configurations
Table B-22, "1Gb Addressing" on page
configurations
Table B-23, "2Gb Addressing" on page
configurations
Initial version
Description
(DIMM)". Updates to:
112: Termination of unused
114, Supported DDR2 memory addressing
114, Supported DDR2 memory addressing
115, Supported DDR2 memory addressing configurations
115, Supported DDR2 memory addressing configurations
(SODIMM)". Updated
Table A-2, "Supported SODIMM
317.
Down)". Updates to:
335, supported DDR2 memory addressing
335, supported DDR2 memory addressing
336, supported DDR2 memory addressing
336, supported DDR2 memory addressing
®
Intel
EP80579 Integrated Processor Product Line
19

Advertisement

Table of Contents
loading

Table of Contents