Interrupt Sources - Renesas 7200 Series User Manual

Mitsubishi 8-bit single-chip microcomputer
Table of Contents

Advertisement

2.5.1 Interrupt sources

The following explains interrupt sources, in order of priority (except reset).
(1) CRT interrupt
When displaying a character block with the CRT display function, the CRT interrupt request occurs
at the completion of the display.
(2) INT2 interrupt
An INT2 interrupt request is generated by detecting a level transition on pin INT2 (external interrupt
input).
Detecting either positive polarity (LOW to HIGH transition) or negative polarity (HIGH to LOW transition)
is set with RE4 (the interrupt input polarity register: bit 4 at address 00F9
a positive polarity is detected; when RE4 is set to "1," a negative polarity is detected.
The INT2 pin is also used for port P0
pin may cause software runaway. Therefore, when this pin is used as port P0
interrupt by using an interrupt enable bit and the interrupt disable flag (I).
(3) INT1 interrupt
An INT1 interrupt request is generated by detecting a level transition on pin INT1 (external interrupt
input).
Detecting either positive polarity (LOW to HIGH transition) or negative polarity (HIGH to LOW transition)
to be detected is set with RE3 (the interrupt input polarity register: bit 3 at address 00F9
RE3 is set to "0," a positive polarity is detected; when RE3 is set to "1," a negative polarity is
detected.
Pin INT1 is also used for port P0
software runaway. Therefore, when this pin is used as port P0
an interrupt enable bit and interrupt disable flag (I).
(4) Timer 4 interrupt
Timer 4 value is counted down. Timer 4 interrupt request occurs when the count source next to "00
is input.
(5) f(X
)/4096 interrupt
IN
A f(X
)/4096 interrupt request occurs for a f(X
IN
This interrupt is valid when the PWM count source is supplied (when bit 0 of PWM output control
register 1 is "0").
(6) V
interrupt
SYNC
A V
interrupt request occurs synchronized
SYNC
with the vertical synchronous signal which
is input to pin V
When the V
SYNC
CRT port control register: bit 1 at address
00EC
is "0"), an interrupt request is
16
generated by a rising edge (LOW to HIGH
transition) of the V
when the polarity is negative, an interrupt
request is generated by a falling edge.
and pin A-D4. An INT2 interrupt by a level transition on the
6
. An INT1 interrupt by a level transition on the pin may cause
7
.
SYNC
input polarity is positive (the
input; conversely,
SYNC
7220 Group User's Manual
FUNCTIONAL DESCRIPTION
7
)/4096 period.
IN
: Interrupt request is generated
Fig. 2.5.1 V
SYNC
2.5 Interrupts
). When RE4 is set to "0,"
16
, disable an INT2
6
, disable the INT1 interrupt by using
Positive polarity
input
Negative polarity
input
interrupt generation timing
). When
16
"
16
V
SYNC
input pin
2-27

Advertisement

Table of Contents
loading

This manual is also suitable for:

7220

Table of Contents