Motorola DSP56009 User Manual page 224

24-bit digital signal processor
Table of Contents

Advertisement

Programming Reference
23
X:$FFFF
X:$FFFE
X:$FFFD
X:$FFFC
X:$FFFB
X:$FFFA
X:$FFF9
X:$FFF8
X:$FFF7
X:$FFF6
X:$FFF5
X:$FFF4
X:$FFF3
X:$FFF2
X:$FFF1
X:$FFF0
X:$FFEF
X:$FFEE
X:$FFED
X:$FFEC
X:$FFEB
X:$FFEA
X:$FFE9
X:$FFE8
X:$FFE7
X:$FFE6
X:$FFE5
X:$FFE4
X:$FFE3
X:$FFE2
X:$FFE1
X:$FFE0
X:$FFDF
X:$FFDE
X:$FFDD
X:$FFDC
X:$FFDB
X:$FFDA
X:$FFD9
X:$FFD8
X:$FFD7
X:$FFD6
X:$FFD5
X:$FFD4
X:$FFD3
X:$FFC0
= Unused and reserved. Read as a random number. To ensure future compatibility, do not write to these registers.
= Unused and reserved. Consult the appropriate chapter for information on how to ensure future compatibility.
B-4
16 15
8 7
Figure B-1 On-chip Peripheral Memory Map
DSP56009 User's Manual
0
Interrupt Priority Register (IPR)
Reserved
PLL Control Register (PCTL)
Reserved
Reserved
Reserved
Reserved
Reserved
GPIO Control/Data Register (GPIOR)
EMI Write Offset Register (EWOR)
Reserved
Reserved
SHI Receive FIFO/Transmit Register (HRX/HTX)
2
SHI I
C Slave Address Register (HSAR)
SHI Host Control/Status Register (HCSR)
SHI Host Clock Control Register (HCKR)
EMI Refresh Control Register (ERCR)
EMI Data Register 1 (EDRR1/EDWR1)
EMI Offset Register 1 (EOR1)
EMI Base Address Register 1 (EBAR1)
EMI Control/Status Register (ECSR)
EMI Data Register 0 (EDRR0/EDWR0)
EMI Offset Register 0 (EOR0)
EMI Base Address Register 0 (EBAR0)
SAI TX2 Data Register (TX2)
SAI TX1 Data Register (TX1)
SAI TX0 Data Register (TX0)
SAI TX Control/Status Register (TCS)
SAI RX1 Data Register (RX1)
SAI RX0 Data Register (RX0)
SAI RX Control/Status Register (RCS)
SAI Baud Rate Control Register (BRC)
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents