Hitachi SH7709S Hardware Manual page 269

Superh risc engine
Table of Contents

Advertisement

Bits 13 and 12—RAS–CAS Delay (RCD1, RCD0): When synchronous DRAM interface is
selected as connected memory, these bits set the bank active read/write command delay time.
Bit 13: RCD1
Bit 12: RCD0
0
0
1
1
0
1
Bits 11 and 10—Write-Precharge Delay (TRWL1, TRWL0): Set the synchronous DRAM
write-precharge delay time. This designates the time between the end of a write cycle and the next
bank-active command. This setting is valid only when synchronous DRAM is connected. After the
write cycle, the next bank-active command is not issued for the period TPC + TRWL.
Bit 11: TRWL1
Bit 10: TRWL0
0
0
1
1
0
1
Bits 9 and 8—CAS-Before-RAS Refresh RAS Assert Time (TRAS1, TRAS0): When
synchronous DRAM interface is selected, no bank-active command is issued during the period
TPC + TRAS after an auto-refresh command.
Bit 9: TRAS1
Bit 8: TRAS0
0
0
1
1
0
1
Bit 7—Synchronous DRAM Bank Active (RASD): Specifies whether synchronous DRAM is
used in bank active mode or auto-precharge mode.
Bit 7: RASD
Description
0
Auto-precharge mode
1
Bank active mode
Bits 6 to 3—Address Multiplex (AMX3, AMX2, AMX1, AMX0): Specify address multiplexing
for synchronous DRAM.
250
Description
1 cycle
2 cycles
3 cycles
4 cycles
Description
1 cycle
2 cycles
3 cycles
Reserved (Setting prohibited)
Description
2 cycles
3 cycles
4 cycles
5 cycles
(Initial value)
(Initial value)
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents