Single-Phase Waveform Output Mode - Renesas M16C/29 Series User Manual

Hide thumbs Also See for M16C/29 Series:
Table of Contents

Advertisement

M
1
6
C
2 /
9
G
o r
u
p

13.5.1 Single-Phase Waveform Output Mode

Output signal level of the OUTC1j pin becomes high ("H") when the INV bit in the G1POCRj (j=0 to 7)
register is set to 0(output is not reversed) and the base timer value matches the G1POj (j=0 to 7) register
value. The "H" signal switches to a low-level ("L") signal when the base timer reaches 0000
lists specifications of single-phase waveform mode. Figure 13.22 lists an example of single-phase wave-
form mode operation.
Table 13.8 Single-phase Waveform Output Mode Specifications
Item
Output waveform
Waveform output start condition
Waveform output stop condition
Interrupt request
(1)
OUTC1j pin
Selectable function
NOTE:
1. Pins OUTC1
to OUTC1
0
R
e
. v
1
1 .
2
M
r a
3 .
, 0
2
0
0
7
R
E
J
0
9
B
0
1
0
1
0 -
1
1
2
• Free-running operation
(bits RST1, RST2, and RST4 of registers G1BCR1 and G1BCR0 are set to 0
(no reset))
Cycle
Default output level width :
Inverse level width
• The base timer is cleared to 0000
following register
(a) G1PO0 register (enabled by setting RST1 bit to 1, and RST4 and RST2 bits to 0), or
(b) G1BTRR register (enabled by setting RST4 bit to 1, and RST2 and RST1 bits to 0)
Cycle
Default output level width :
Inverse level width
m : setting value of the G1POj register (j=0 to 7), 0001
n : setting value of the G1PO0 register or the G1BTRR register, 0001
The IFEj bit in the G1FE register is set to 1 (channel j function enabled)
The IFEj bit is set to 0 (channel j function disabled)
The G1IRj bit in the G1IR register is set to 1 when the base timer value
matches the G1POj register value (See Figure 13.22)
Pulse signal output pin
• Default value set function: Set starting waveform output level
• Inverse output function: Waveform output signal is inversed and provided
from the OUTC1j pin
.
7
page 162
f o
4
5
8
Specification
65536
:
f
BT1
m
f
BT1
65536-m
:
f
BT1
by matching the base timer with either
16
n+2
:
f
BT1
m
f
BT1
n+2-m
:
f
BT1
13. Timer S
. Table 13.8
16
to FFFD
16
16
to FFFD
16
16

Advertisement

Table of Contents
loading

Table of Contents