Interrupt Response Time; Variation Of Ipl When Interrupt Request Is Accepted - Renesas M16C/29 Series User Manual

Hide thumbs Also See for M16C/29 Series:
Table of Contents

Advertisement

M
1
6
C
2 /
9
G
o r
u
p

9.4.1 Interrupt Response Time

Figure 9.6 shows the interrupt response time. The interrupt response or interrupt acknowledge time
denotes time from when an interrupt request is generated till when the first instruction in the interrupt
routine is executed. Specifically, it consists of the time from when an interrupt request is generated till
when the instruction then executing is completed ((a) in Figure 9.6) and the time during which the inter-
rupt sequence is executed ((b) in Figure 9.6).
Interrupt request generated
(a) The time from when an interrupt request is generated till when the instruction then
(b) The time during which the interrupt sequence is executed. For details, see the table
Figure 9.6 Interrupt response time

9.4.2 Variation of IPL when Interrupt Request is Accepted

When a maskable interrupt request is accepted, the interrupt priority level of the accepted interrupt is set
in the IPL.
When a software interrupt or special interrupt request is accepted, one of the interrupt priority levels listed
in Table 9.5 is set in the IPL. Shown in Table 9.5 are the IPL values of software and special interrupts
when they are accepted.
Table 9.5 IPL Level That is Set to IPL When A Software or Special Interrupt Is Accepted
Interrupt sources
_______
Watchdog timer, NMI, Oscillation stop and re-oscillation detection, Low volage detection
Software, address match, DBC, single-step
R
e
. v
1
1 .
2
M
r a
3 .
, 0
2
0
0
7
R
E
J
0
9
B
0
1
0
1
0 -
1
1
2
Interrupt request acknowledged
Instruction
(a)
Interrupt response time
executing is completed. The length of this time varies with the instruction being
executed. The DIVX instruction requires the longest time, which is equal to 30 cycles
(without wait state, the divisor being a register).
below. Note, however, that the values in this table must be increased 2 cycles for the
DBC interrupt and 1 cycle for the address match and single-step interrupts.
Interrupt vector address
Even
Even
Odd
Odd
_________
page 80
f o
4
5
8
Interrupt sequence
(b)
SP value
Without wait
Even
18 cycles
Odd
19 cycles
Even
19 cycles
Odd
20 cycles
Time
Instruction in
interrupt routine
9. Interrupts
IPL setting
7
No change

Advertisement

Table of Contents
loading

Table of Contents