Dma Transfer Cycles - Renesas M16C/29 Series User Manual

Hide thumbs Also See for M16C/29 Series:
Table of Contents

Advertisement

M
1
6
C
2 /
9
G
o r
u
p

11.2. DMA Transfer Cycles

Any combination of even or odd transfer read and write adresses is possible. Table 11.2 shows the
number of DMA transfer cycles. Table 11.3 shows the Coefficient j, k.
The number of DMAC transfer cycles can be calculated as follows:
No. of transfer cycles per transfer unit = No. of read cycles x j + No. of write cycles x k
Table 11.2 DMA Transfer Cycles
Transfer unit
8-bit transfers
(DMBIT= 1)
16-bit transfers
(DMBIT= 0)
Table 11.3 Coefficient j, k
Internal Area
Internal ROM, RAM
No wait With wait
j
1
2
k
1
2
NOTE:
1. Depends on the set value of PM20 bit in PM2 register
R
e
. v
1
1 .
2
M
r a
3 .
, 0
2
0
0
7
R
E
J
0
9
B
0
1
0
1
0 -
1
1
2
Access address
No. of read cycles
Even
Odd
Even
Odd
SFR
2 wait
1 wait
(1)
(1)
2
3
2
3
page 98
f o
4
5
8
No. of write cycles
1
1
1
2
1
1
1
2
11. DMAC

Advertisement

Table of Contents
loading

Table of Contents