Table 6.19
32-Bit Operating Register/SCRIPTS RAM Write
Symbol
Parameter
t
Shared signal input setup time
1
t
Shared signal input hold time
2
t
CLK to shared signal output valid
3
Figure 6.13 32-Bit Operating Register/SCRIPTS RAM Write
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD
(Driven by Master)
C_BE/
(Driven by Master)
PAR
(Driven by Master)
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C875A)
STOP/
(Driven by LSI53C875A)
DEVSEL/
(Driven by LSI53C875A)
t
1
t
2
t
1
t
1
Addr
In
t
2
t
1
CMD
t
2
t
1
In
t
1
t
3
PCI and External Memory Interface Timing Diagrams
t
2
Min
Max
7
–
0
–
–
11
t
2
t
t
2
1
In
t
2
t
3
Unit
ns
ns
ns
t
2
6-17