Phase Mismatch Jump Registers - LSI LSI53C875A Technical Manual

Pci to ultra scsi controller
Table of Contents

Advertisement

31
0
0
0
0
0
0
0
31
0
0
0
0
0
0
0

4.4 Phase Mismatch Jump Registers

Registers: 0xB4–0xB7
Dynamic Block Move Selector (DBMS)
Read/Write
0
0
0
0
0
0
0
DBMS
Dynamic Block Move Selector
Supplies the upper Dword of a 64-bit address during
block move operations, reads or writes. This register is
used only during 64-bit direct BMOV instructions and will
be reloaded with the upper 32-bit data address upon
execution of a 64-bit direct BMOVs.
Registers: 0xB8–0xBB
DMA Next Address 64 (DNAD64)
Read/Write
0
0
0
0
0
0
0
DNAD64
DMA Next Address 64
This register holds the current selector being used in a
given host transaction. The appropriate selector is copied
to this register prior to beginning a host transaction.
Registers: 0xBC–0xBF
Reserved
Eight 32-bit registers contain the byte count and addressing information
required to update the direct, indirect, or table indirect BMOV instructions
with new byte counts and addresses. The eight register descriptions
follow.
All registers can be read/written using the Load and Store SCRIPTS
instructions, Memory-to-Memory Moves, read/write SCRIPTS
instructions, or the CPU with SCRIPTS not running.
Phase Mismatch Jump Registers
DBMS
0
0
0
0
0
0
0
DNAD64
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
[31:0]
0
0
0
0
0
[31:0]
4-103

Advertisement

Table of Contents
loading

Table of Contents