6.4 PCI and External Memory Interface Timing Diagrams
Figure 6.8
Interrupt Output
t
2
IRQ/
CLK
Figure 6.9
through
Figure 6.32
LSI53C875A accesses the PCI bus. This section includes timing
diagrams for access to three groups of memory configurations. The first
group applies to
Target
Timing. The third group applies to
Note:
Multiple byte accesses to the external memory bus
increase the read or write cycle by 11 clocks for each
additional byte.
Timing diagrams included in this section are:
Target Timing
–
PCI Configuration Register Read
–
PCI Configuration Register Write
–
32-Bit Operating Register/SCRIPTS RAM Read
–
64-Bit Address Operating Register/SCRIPTS RAM Read
–
32-Bit Operating Register/SCRIPTS RAM Write
–
64-Bit Address Operating Register/SCRIPTS RAM Write
Initiator Timing
–
Nonburst Opcode Fetch, 32-Bit Address and Data
–
Burst Opcode Fetch, 32-Bit Address and Data
–
Back-to-Back Read, 32-Bit Address and Data
–
Back-to-Back Write, 32-Bit Address and Data
PCI and External Memory Interface Timing Diagrams
t
3
represent signal activity when the
Timing. The second group applies to
External Memory
t
1
Initiator
Timing.
6-11