Rx Raw Mode; Functional Description; Ports And Attributes - Xilinx Virtex-6 FPGA User Manual

Gth transceivers
Hide thumbs Also See for Virtex-6 FPGA:
Table of Contents

Advertisement

RX Raw Mode

Functional Description

The GTH transceiver provides another datapath mode for non-encoded applications or
when the user wants to bypass the 8B/10B and 64B/66B blocks.

Ports and Attributes

Table 4-12
.
Table 4-12: RX Raw Mode Ports
Port
Dir
RXCODEERR0[7:0]
Out
RXCODEERR1[7:0]
RXCODEERR2[7:0]
RXCODEERR3[7:0]
Virtex-6 FPGA GTH Transceivers User Guide
UG371 (v2.0) February 16, 2010
Management Interface Address:
The Lane Address setting is used to specify which GTH lane to access:
PRBS_ERR_CNT0: 0x8002 with MMD Address 0x03
PRBS_ERR_CNT1: 0x8003 with MMD Address 0x03
PRBS_TIMER_0: 0x8004 with MMD Address 0x03
PRBS_TIMER_1: 0x8005 with MMD Address 0x03
PRBS_TIMER_2: 0x8006 with MMD Address 0x03
defines the RX raw mode ports.
Clock Domain
RXUSERCLKIN0
These outputs indicate an error occurred on RXDATA<n> or they
are used as an extension of RXDATA<n> depending on the mode
RXUSERCLKIN1
selected in the receive datapath:
RXUSERCLKIN2
8B/10B: These outputs indicate that RXDATA<n> is the result of
RXUSERCLKIN3
an 8B/10B code error.
64B/66B: RXCODEERR<n>[0] indicates a 64B/66B code error.
RXCODEERR<n>[7:1] are not used for this mode.
Raw mode: These outputs are used as part of RXDATA<n>[79:72].
www.xilinx.com
Description
RXCODEERR<n>[7] corresponds to RXDATA<n>[63:56]
RXCODEERR<n>[6] corresponds to RXDATA<n>[55:48]
RXCODEERR<n>[5] corresponds to RXDATA<n>[47:40]
RXCODEERR<n>[4] corresponds to RXDATA<n>[39:32]
RXCODEERR<n>[3] corresponds to RXDATA<n>[31:24]
RXCODEERR<n>[2] corresponds to RXDATA<n>[23:16]
RXCODEERR<n>[1] corresponds to RXDATA<n>[15:8]
RXCODEERR<n>[0] corresponds to RXDATA<n>[7:0]
RX Raw Mode
117

Advertisement

Table of Contents
loading

Table of Contents