Scb Register Map; Table 52. Scb Register Map And Reset Values - ST STM32F4 Series Programming Manual

Cortex-m4
Hide thumbs Also See for STM32F4 Series:
Table of Contents

Advertisement

PM0214
4.4.19

SCB register map

The table provides shows the System control block register map and reset values. The base
address of the SCB register block is 0xE000 ED00 for register described in
Offset
Register
CPUID
0x00
Reset Value
ICSR
0x04
Reset Value
VTOR
0x08
Reset Value
AIRCR
0x0C
Reset Value
SCR
0x10
Reset Value
CCR
0x14
Reset Value
SHPR1
0x18
Reset Value
SHPR2
0x1C
Reset Value

Table 52. SCB register map and reset values

Implementer
0 1 0 0 0 0 0 1 0 0 0 1 1 1 1 1 1 1 0 0 0 0 1 0 0 0 1 1 0 0 0 1
0
0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
VECTKEY[15:0]
1 1 1 1 1 0 1 0 0 0 0 0 0 1 0 1 0
Reserved
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
PRI11
0 0 0 0 0 0 0 0
DocID022708 Rev 6
Variant
Constant
VECTPENDING[9:0]
0 0 0 0 0 0 0 0 0 0 0 0
TABLEOFF[29:9]
Reserved
Reserved
PRI6
Core peripherals
PartNo
VECTACTIVE[8:0]
0 0 0 0 0 0 0 0 0
Reserved
Reserved
0 0 0
1 0
PRI5
Reserved
Table
52.
Revision
Reserved
0 0 0
0
0 0
0 0
0 0
PRI4
243/260
259

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F4 Series and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32l4+ seriesStm32f3 series

Table of Contents

Save PDF