Panasonic MN10285K User Manual page 142

Panax series microcomputer
Table of Contents

Advertisement

Serial Interfaces
Serial Interface Control Registers
MN102H75K/F75K/85K/F85K LSI User Manual
SCnICM: Serial port n I
2
0: I
C mode off
2
1: I
C mode on
SCnLN: Serial port n character length
0: 7-bit
1: 8-bit
SCnPTY[2:0]: Serial port n parity bit select
000:None
001:Reserved
010:Reserved
011:Reserved
100:0 (output low)
101:1 (output high)
110:Even (1s are even)
111:Odd (1s are odd)
SCnSB: Serial port n stop bit select (UART mode only)
0: 1-bit
1: 2-bit
SCnS[1:0]: Serial port n clock source select
The 00 and 10 settings are reserved in UART and I
00: SBTn pin
01: Timer 0 underflow
10: Timer 1 underflow
11: Timer 1 underflow
SC0TRB/SC1TRB: Serial Port n Transmit/Receive Buffer
Bit:
7
6
5
4
SCn
SCn
SCn
SCn
TRB7
TRB6
TRB5
TRB4
Reset:
R/W:
R/W
R/W
R/W
R/W
Data transmission begins when the CPU writes data to SCnTRB.
The CPU retrieves the data by reading SCnTRB. SCnTRB has two respec-
tive buffers, for transmission and for reception. The buffers for reception is
consist of two buffers and the received data is set to SCnTRB after the
reception ends, and held until that of the next data ends
Over-run-error occurs if SCnTRB is not read, before the reception of the
next data ends (See 5-5)
When the received data is set to SCnTRB, reception end interrupt occurs
and SCnRXA flag of SCnTRB register is set to 1.
During 7-bit transfers, the most significant bit (bit 7) of SCnTRB is always
0.
The reset value of SC0TRB is undefined.
141
Panasonic
2
C mode select
1/8
1/2
1/8
3
2
1
0
SCn
SCn
SCn
SCn
TRB3
TRB2
TRB1
TRB0
R/W
R/W
R/W
R/W
Panasonic Semiconductor Development Company
2
C modes.
x'00FD82'/x'00FD88'

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mn102f75kMn102f85kMn102h75kMn102h85k

Table of Contents