Panasonic MN10285K User Manual page 53

Panax series microcomputer
Table of Contents

Advertisement

Panasonic Semiconductor Development Company
IQ3ICH: External Interrupt 3 Interrupt Control Register (High)
Bit:
7
6
5
4
Reset:
0
0
0
0
R/W:
R
R
R
R
IQ3ICH enables external interrupt 3. It is an 8-bit access register. Use the
MOVB instruction to access it.
The priority level for external interrupt 3 is written to the IQ2LV[2:0] field
of the IQ2ICH register.
IQ3IE: External interrupt 3 interrupt enable flag
0: Disable
1: Enable
IQ4ICL: External Interrupt 4 Interrupt Control Register (Low)
Bit:
7
6
5
4
IQ4IR
Reset:
0
0
0
0
R/W:
R
R
R
R/W
IQ4ICL requests and verifies interrupt requests for external interrupt 4. It
is an 8-bit access register. Use the MOVB instruction to access it.
IQ4IR: External interrupt 4 interrupt request flag
0: No interrupt requested
1: Interrupt requested
IQ4ID: External interrupt 4 interrupt detect flag
0: Interrupt undetected
1: Interrupt detected
IQ4ICH: External Interrupt 4 Interrupt Control Register (High)
Bit:
7
6
5
4
IQ4LV2 IQ4LV1 IQ4LV0
Reset:
0
0
0
0
R/W:
R
R/W
R/W
R/W
IQ4ICH sets the priority level for and enables external interrupt 4. It is an
8-bit access register. Use the MOVB instruction to access it.
IQ4LV[2:0]: External interrupt 4 interrupt priority level
Sets the priority from 0 to 6.
IQ4IE: External interrupt 4 interrupt enable flag
0: Disable
1: Enable
52
Panasonic
Interrupt Control Registers
3
2
1
0
IQ3IE
0
0
0
0
R
R
R
R/W
3
2
1
0
IQ4ID
0
0
0
0
R
R
R
R
3
2
1
0
IQ4IE
0
0
0
0
R
R
R
R/W
MN102H75K/F75K/85K/F85K LSI User Manual
Interrupts
x'00FC53'
x'00FC58'
x'00FC59'

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mn102f75kMn102f85kMn102h75kMn102h85k

Table of Contents