Fujitsu F2MC-8L F202RA Hardware Manual page 89

F2mc-8l 8-bit microcontroller
Hide thumbs Also See for F2MC-8L F202RA:
Table of Contents

Advertisement

Figure 3.8-2 Operations for Selecting Memory Access
Wait for cancellation of
the reset source
(external reset or
oscillation stabilization
wait time)
Mode fetch
Check of the mode data
Setup of I/O pin
functions at execution
of program (RUN mode)
Other
settings
Prohibited
Source of a reset is generated.
I/O pins are high
impedance.
Being reset
Mode data and reset vector are
fetched from internal ROM.
Mode data
Single-chip mode (00
I/O settings for each I/O pin using
the port direction register (DDR)
and other measures
I/O pins are available
as ports.
CHAPTER 3 CPU
)
H
73

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

F2mc-8l mb89202Mb89202/f202ra series

Table of Contents