CHAPTER 14 8-BIT SERIAL I/O
● 8-bit serial I/O operation at issuance of stop request during operation
As shown in Figure 14.8-6 , if operation is stopped (SMR: SST = 0) during data transfer, the 8-bit serial I/O
stops data transfer and clears the shift clock counter. For this reason, the transfer destination must also be
initialized. If serial output is in operation, set the SDR again before restarting the 8-bit serial I/O. In this
case, when the external clock is input, the SO pin output changes.
Figure 14.8-6 8-bit Serial I/O Operation at Issuance of Stop Request during Operation
SCK input
SST bit
SIOF bit
SO pin output
332
(External Shift Clock)
#0
#1
#2
#6
Operation stop
SDR register resetting
#3
#4
#5
Clock for the next data
#7
Restart
#0
#1