Intel 460GX Software Developer’s Manual page 207

Chipset system
Table of Contents

Advertisement

11.2.1.4
WSMB–Write Single Mask Bit (I/O)
I/O Address:
Default Value:
Attribute:
A channel's mask bit is automatically set when the Current Byte/Word Count Register reaches
terminal count (unless the channel is programmed for auto-initialization). Setting the entire register
disables all DMA requests until a clear mask register instruction allows them to occur. This
instruction format is similar to the format used with the DMA Request Register. Masking DMA
channel 4 (DMA controller 2, channel 0) also masks DMA channels [3:0].
Bit
7:3
2
1:0
11.2.1.5
RWAMB–Read / Write All Mask Bits (I/O)
I/O Address:
Default Value:
Attribute:
A channel's mask bit is automatically set to 1 when the Current Byte/Word Count Register reaches
terminal count (unless the channel is programmed for auto-initialization). Setting bits [3:0] to 1
disables all DMA requests until a clear mask register instruction enables the requests. Note that,
masking DMA channel 4 (DMA controller 2, channel 0), masks DMA channels [3:0]. Also note
that, Masking DMA controller 2 with a write to port 0DEh also masks DREQ assertions from
DMA controller 1.
Bit
7:4
3:0
Intel® 460GX Chipset Software Developer's Manual
Channels 0-3–0Ah; Channels 4-7–0D4h
Bits[1:0]=undefined; Bit 2=1; Bits[7:3]=0 (CPURST or a Master Clear)
Write Only
Reserved. Must be 0.
Channel Mask Select. 1=Disable DREQ for the selected channel. 0=Enable DREQ for the
selected channel.
DMA Channel Select. Bits [1:0] select the DMA Channel Mode Register for bit 2.
Bits[1:0] Channel
00 Channel 0 (4)
01 Channel 1 (5)
10 Channel 2 (6)
11 Channel 3 (7)
Channels 0-3–0Fh; Channels 4-7–0DEh
Bit[3:0]=1111; Bit[7:4]=0000 (CPURST or Master Clear)
Read/Write
Reserved. Must be 0.
Channel Mask Bits. 1=Disable the corresponding DREQ(s); 0=Enable the corresponding
DREQ(s).
Bit Channel
0 0 (4)
1 1 (5)
2 2 (6)
3 3 (7)
LPC/FWH Interface Configuration
Description
Description
11-17

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents