Table 204. Rng Internal Input/Output Signals; Figure 179. Rng Block Diagram - ST STM32G4 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

RM0440
26.3
RNG functional description
26.3.1
RNG block diagram
Figure 179
rng_it
rng_clk
26.3.2
RNG internal signals
Table 204
at the STM32 product level (on pads).
Signal name
shows the RNG block diagram.

Figure 179. RNG block diagram

Banked Registers
control
data
AHB
interface
status
AHB clock domain
RNG clock domain
describes a list of useful-to-know internal signals available at the RNG level, not

Table 204. RNG internal input/output signals

Signal type
rng_it
Digital output
rng_hclk
Digital input
rng_clk
Digital input
True random number generator (RNG)
RNG_CR
RNG_DR
RNG_SR
Fault detection
Clock checker
en_osc
RNG global interrupt request
AHB clock
RNG dedicated clock, asynchronous to rng_hclk
RM0440 Rev 4
True RNG
Conditioning logic
128-bit
Raw data shift reg
2-bit
Sampling &
Normalization (x 2)
Analog
Analog
noise
noise
source 1
source 2
Analog noise source
Description
MSv42097V2
831/2126
843

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Table of Contents

Save PDF