Ld.a [%Rb]-, %Rs - Epson S1C17 Series Manual

Cmos 16-bit single chip microcontroller
Hide thumbs Also See for S1C17 Series:
Table of Contents

Advertisement

ld.a [%rb]+, %rs

ld.a [%rb]-, %rs

ld.a -[%rb], %rs
Function
32-bit data transfer with address increment/decrement option
ld.a [%rb]+, %rs (with post-increment option)
Standard)
Extension 1) A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) + imm13
Extension 2) A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) + imm24
ld.a [%rb]-, %rs (with post-decrement option)
Standard)
Extension 1) A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) - imm13
Extension 2) A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) - imm24
ld.a -[%rb], %rs (with pre-decrement option)
Standard)
Extension 1) rb(23:0) ← rb(23:0) - imm13, A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0
Extension 2) rb(23:0) ← rb(23:0) - imm24, A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0
15 14 13 12 11 10
Code
0
0
1
|
|
0
0
1
|
|
0
0
1
|
|
IL
IE
C
Flag
|
|
Mode
Src: Register direct %rs = %r0 to %r7
Dst: Register indirect %rb = %r0 to %r7
CLK
Two cycles
Description
(1) Address increment/decrement option
Specifying the []+, []-, or -[] option will automatically increment/decrement the memory
address. This allows the program to simply perform continuous data transfer.
ld.a
ld.a
ld.a
The address increment/decrement sizes are listed below.
When no ext is used (standard):
When one ext is used (extension 1): imm13
When two ext are used (extension 2): imm24
S1C17 CORE MANUAL
(Rev. 1.2)
A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) + 4
A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0, rb(23:0) ← rb(23:0) - 4
rb(23:0) ← rb(23:0) - 4, A[rb](23:0) ← rs(23:0), A[rb](31:24) ← 0
9
8
7
6
|
|
0
0
1
r s
0
|
|
|
|
|
|
|
0
0
1
1
r s
|
|
|
|
|
|
|
0
0
1
r s
1
|
|
|
|
|
V
Z
N
|
|
|
Load instruction with post-increment option
[%rb]+,%rs
The memory address will be incremented after the data transfer has
finished.
Load instruction with post-decrement option
[%rb]-,%rs
The memory address will be decremented after the data transfer has
finished.
Load instruction with pre-decrement option
-[%rb],%rs
The memory address will be decremented before starting the data
transfer.
Seiko Epson Corporation
5
4
3
2
1
0
|
1
1
1
r b
|
|
|
|
|
|
1
1
1
r b
|
|
|
|
|
|
0
1
1
r b
|
|
|
|
|
4 (32-bit size)
7 DETAILS OF INSTRUCTIONS
ld.a
[%rb]+,%rs
ld.a
[%rb]-,%rs
ld.a
-[%rb],%rs
7-79

Advertisement

Table of Contents
loading

Table of Contents