TOCR—Timer Output Control Register
Bit
Initial value
Read/Write
External trigger disable
0 Input capture A in channel 1 is used as an external trigger signal in
1 External triggering is disabled
Note: * When an external trigger occurs, bits 5 to 0 in TOER are cleared to 0, disabling ITU
output.
620
7
6
—
—
1
1
—
—
Output level select 3
0 TIOCB , TOCXA , and TOCXB outputs are inverted
1 TIOCB , TOCXA , and TOCXB outputs are not inverted
Output level select 4
0 TIOCA , TIOCA , and TIOCB outputs are inverted
3
1 TIOCA , TIOCA , and TIOCB outputs are not inverted
3
reset-synchronized PWM mode and complementary PWM mode
5
4
—
XTGD
1
1
—
R/W
3
4
3
4
4
4
4
4
H'91
ITU (all channels)
3
2
—
—
OLS4
1
1
—
—
R/W
4
4
1
0
OLS3
1
1
R/W
*