Video Display Frame Size Register (Vdfrmsz); Video Display Frame Size Register (Vdfrmsz) Field Descriptions - Texas Instruments TMS320C64x DSP Reference Manual

Dsp video port/vcxo interpolated control (vic) port
Hide thumbs Also See for TMS320C64x DSP:
Table of Contents

Advertisement

Video Display Registers

4.12.3 Video Display Frame Size Register (VDFRMSZ)

The video display frame size register (VDFRMSZ) sets the display channel
frame size by setting the ending values for the frame line counter (FLCOUNT)
and the frame pixel counter (FPCOUNT). The VDFRMSZ is shown in
Figure 4–41 and described in Table 4–8.
The FPCOUNT starts at 0 and counts to FRMWIDTH – 1 before restarting. The
FLCOUNT starts at 1 and counts to FRMHEIGHT before restarting.
Figure 4–41. Video Display Frame Size Register (VDFRMSZ)
31
28 27
Reserved
R-0
15
12 11
Reserved
R-0
Legend: R = Read only; R/W = Read/Write; -n = value after reset
Table 4–8. Video Display Frame Size Register (VDFRMSZ) Field Descriptions
Bit
field
symval
31–28 Reserved
27–16 FRMHEIGHT OF(value)
15–12 Reserved
11–0
FRMWIDTH
OF(value)
† For CSL implementation, use the notation VP_VDFRMSZ_field_symval
4-60
Video Display Port
Value
Description
0
Reserved. The reserved bit location is always read as 0. A
value written to this field has no effect.
0–FFFh
Defines the total number of lines per frame. The number is
the ending value of the frame line counter (FLCOUNT).
For BT.656 operation, the FRMHIGHT is set to 525
(525/60 operation) or 625 (625/50 operation).
0
Reserved. The reserved bit location is always read as 0. A
value written to this field has no effect.
0–FFFh
Defines the total number of pixels per line including blanking.
The number is the frame pixel counter (FPCOUNT) ending
value + 1.
For BT.656 operation, the FRMWIDTH is typically 858 or
864.
FRMHEIGHT
R/W-0
FRMWIDTH
R/W-0
16
0
SPRU629

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tms320c6000

Table of Contents