Receive Maximum Length Register (Rxmaxlen); Receive Buffer Offset Register (Rxbufferoffset); Receive Maximum Length Register (Rxmaxlen) Field Descriptions; Receive Buffer Offset Register (Rxbufferoffset) Field Descriptions - Texas Instruments TMS320DM646x User Manual

Texas instruments ethernet media access controller (emac)/ management data input/output (mdio) module user's guide
Hide thumbs Also See for TMS320DM646x:
Table of Contents

Advertisement

www.ti.com

5.24 Receive Maximum Length Register (RXMAXLEN)

The receive maximum length register (RXMAXLEN) is shown in
31
15
LEGEND: R = Read only; R/W = Read/Write; -n = value after reset
Table 63. Receive Maximum Length Register (RXMAXLEN) Field Descriptions
Bit
Field
31-16
Reserved
15-0
RXMAXLEN

5.25 Receive Buffer Offset Register (RXBUFFEROFFSET)

The receive buffer offset register (RXBUFFEROFFSET) is shown in
Table
64.
31
15
LEGEND: R = Read only; R/W = Read/Write; -n = value after reset
Table 64. Receive Buffer Offset Register (RXBUFFEROFFSET) Field Descriptions
Bit
Field
31-16 Reserved
15-0
RXBUFFEROFFSET
SPRUEQ6 – December 2007
Submit Documentation Feedback
Figure 64. Receive Maximum Length Register (RXMAXLEN)
Value
Description
0
Reserved
0-FFFFh
Receive maximum frame length. These bits determine the maximum length of a received frame.
The reset value is 5EEh (1518). Frames with byte counts greater than RXMAXLEN are long
frames. Long frames with no errors are oversized frames. Long frames with CRC, code, or
alignment error are jabber frames.
Figure 65. Receive Buffer Offset Register (RXBUFFEROFFSET)
RXBUFFEROFFSET
Value
Description
0
Reserved
0-FFFFh
Receive buffer offset value. These bits are written by the EMAC into each frame SOP
buffer descriptor Buffer Offset field. The frame data begins after the RXBUFFEROFFSET
value of bytes. A value of 0 indicates that there are no unused bytes at the beginning of
the data, and that valid data begins on the first byte of the buffer. A value of Fh (15)
indicates that the first 15 bytes of the buffer are to be ignored by the EMAC and that valid
buffer data starts on byte 16 of the buffer. This value is used for all channels.
Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)
Ethernet Media Access Controller (EMAC) Registers
Figure 64
Reserved
R-0
RXMAXLEN
R/W-1518
Figure 65
Reserved
R-0
R/W-0
and described in
Table
63.
and described in
16
0
16
0
107

Advertisement

Table of Contents
loading

Table of Contents