Xilinx LogiCORE IP MAC v8.5 User Manual page 91

Ug144 1-gigabit ethernet
Table of Contents

Advertisement

Access without the Management Interface
Table 8-13: Configuration Vector Bit Definition (Continued)
Bit(s)
53
54
55
56
57
58
59
60
61
1-Gigabit Ethernet MAC v8.5 User Guide
UG144 April 24, 2009
-- DISCONTINUED PRODUCT --
Configuration
Register cross
Clock
reference
"Receiver
n/a
Configuration
Word 1"
bit 31
"Transmitter
gtx_clk
Configuration
Word"
bit 25
n/a
n/a
"Transmitter
gtx_clk
Configuration
Word"
bit 27
"Transmitter
gtx_clk
Configuration
Word"
bit 28
"Transmitter
gtx_clk
Configuration
Word"
bit 29
"Transmitter
gtx_clk
Configuration
Word"
bit 30
"Transmitter
n/a
Configuration
Word"
bit 31
"Flow Control
gtx_clk
Configuration
Word"
bit 29
www.xilinx.com
Description
Receiver Reset. When this bit is '1,' the
receiver is held in reset. This signal is an input
to the reset circuit for the receiver block.
Transmitter Interframe Gap Adjust Enable
If '1,' then the transmitter will read the value
of the tx_ifg_delay port and set the interframe
gap accordingly. If '0,' the transmitter will
always insert at least the legal minimum
interframe gap.
This input is unused.
Transmitter VLAN Enable When this bit is
set to '1,' the transmitter allows the
transmission of VLAN tagged frames.
Transmitter Enable When this bit is '1,' the
transmitter will be operational. When it is '0,'
the transmitter is disabled.
Transmitter In-Band FCS Enable When this
bit is '1,' the MAC transmitter will expect the
FCS field to be pass in by the client. When it
is '0,' the MAC transmitter will append
padding as required, compute the FCS and
append it to the frame.
Transmitter Jumbo Frame Enable When this
bit is '1,' the MAC transmitter will allow
frames larger than the maximum legal frame
length specified in IEEE 802.3-2005 to be sent.
When set to '0,' the MAC transmitter will
only allow frames up to the legal maximum
to be sent.
Transmitter Reset. When this bit is '1,' the
MAC transmitter is held in reset. This signal
is an input to the reset circuit for the
transmitter block.
Transmit Flow Control Enable. When this
bit is '1,' asserting the pause_req signal
causes the GEMAC core to send a flow
control frame out from the transmitter. When
this bit is '0,' asserting the pause_req signal
will have no effect.
R
91

Advertisement

Table of Contents
loading

Table of Contents