13.0.4
General Timer/Counter Control Register – GTCCR
AT90PWM2/3/2B/3B
84
Each half period of the external clock applied must be longer than one system clock cycle to
ensure correct sampling. The external clock must be guaranteed to have less than half the sys-
tem clock frequency (f
ExtClk
sampling, the maximum frequency of an external clock it can detect is half the sampling fre-
quency (Nyquist sampling theorem). However, due to variation of the system clock frequency
and duty cycle caused by Oscillator source (crystal, resonator, and capacitors) tolerances, it is
recommended that maximum frequency of an external clock source is less than f
An external clock source can not be prescaled.
Figure 13-2. Prescaler for Timer/Counter0 and Timer/Counter1
clk
I/O
PSRSYNC
T0
Synchronization
T1
Synchronization
Note:
1. The synchronization logic on the input pins (
Bit
7
TSM
ICPSEL1
Read/Write
R/W
R/W
Initial Value
0
• Bit 7 – TSM: Timer/Counter Synchronization Mode
Writing the TSM bit to one activates the Timer/Counter Synchronization mode. In this mode, the
value that is written to the PSRSYNC bit is kept, hence keeping the corresponding prescaler
reset signals asserted. This ensures that the corresponding Timer/Counters are halted and can
be configured to the same value without the risk of one of them advancing during configuration.
When the TSM bit is written to zero, the PSRSYNC bit is cleared by hardware, and the
Timer/Counters start counting simultaneously.
• Bit6 – ICPSEL1: Timer 1 Input Capture selection
< f
/2) given a 50/50% duty cycle. Since the edge detector uses
clk_I/O
Clear
clk
T1
6
5
4
–
–
R
R
0
0
0
(1)
Tn/T0)
is shown in
Figure
13-1.
3
2
1
–
–
–
R
R
R
0
0
0
/2.5.
clk_I/O
clk
T0
0
PSRSYNC
GTCCR
R/W
0
4317I–AVR–01/08
Need help?
Do you have a question about the AT90PWM2 and is the answer not in the manual?