Motorola MPC860 PowerQUICC User Manual page 899

Table of Contents

Advertisement

Table 34-15. PCSO Bit Descriptions (Continued)
Bits
Name
5, 7,
CTSx
Clear to send
x
9, 11
0 PC
is a general-purpose interrupt I/O signal. The SCC internal CTS
PCDIR conÞgures this signal as an input, the signal can generate an interrupt to the core, as
controlled by the PCINT bits.
x
1 PC
is connected to the corresponding SCC input as well as being a general-purpose interrupt
signal.
14Ð15 DREQx Enable DMA request to the CPM. Set DREQx only if IDMA is being used. Note that the IDMA request
function and the general-purpose interrupt function operate concurrently and independently.
x
0 PC
is a general-purpose interrupt I/O signal. If PCDIR conÞgures this signal as an input, the
signal can generate an interrupt to the core, as controlled by the PCINT bits.
1 As well as being a general-purpose interrupt signal PC
for IDMA service. RCCR[DRxM] controls whether IDMA requests are edge- or level-sensitive. The
corresponding PCINT bits still control when a general-purpose interrupt is generated.
34.4.1.5 Port C Interrupt Control Register (PCINT)
Each bit of the port C interrupt control (PCINT) register, shown in Figure 34-15,
corresponds to a port C signal to determine whether that line asserts an interrupt request on
a high-to-low transition or on any transition. PCINT is cleared by reset.
Bit
0
1
2
Field
Ñ
Reset
R/W
Addr
Figure 34-15. Port C Interrupt Control Register (PCINT)
Table 34-16 describes PCINT bits.
Bits
Name
0Ð3
Ñ
Reserved and should be cleared.
4Ð15
EDMn
Edge detect mode. The corresponding port C signal asserts an interrupt request.
0 Any edge on PC
1 A falling edge on PC
34.5 Port D
The 13 port D signals are conÞgured independently as general-purpose I/O signals if the
corresponding port D pin assignment register (PDPAR) is cleared. They are conÞgured as
dedicated on-chip peripheral signals if the corresponding PDPAR bit is set.
The port I/O signal is conÞgured as an input if the corresponding bit in the port D data
direction register (PDDIR) is cleared and as an output if the bit is set. PDPAR and PDDIR
MOTOROLA
3
4
5
6
7
Table 34-16. PCINT Bit Descriptions
x
generates an interrupt request.
x
generates an interrupt request.
Chapter 34. Parallel I/O Ports
Part V. The Communications Processor Module
Description
x
becomes an external request to the CPM
8
9
10
11
EDM4ÐEDM15
0
R/W
0x968
Description
x
signal is always asserted. If
12
13
14
15
34-17

Advertisement

Table of Contents
loading

Table of Contents