NEC PD78052 User Manual page 353

Pd78054 series; pd78054y series 8-bit single-chip microcontrollers
Table of Contents

Advertisement

CHAPTER 17 SERIAL INTERFACE CHANNEL 0 ( PD78054Y Subseries)
Figure 17-5. Serial Bus Interface Control Register Format (2/2)
R/W
ACKE
Acknowledge Signal Output Control
Disables acknowledge signal automatic output. (However, output with ACKT is enabled)
0
Used for reception when 8-clock wait mode is selected or for transmission.
1
Enables acknowledge signal automatic output.
Outputs acknowledge signal in synchronization with the falling edge of the 9th SCL clock cycle
(automatically output when ACKE = 1).
However, not automatically cleared to 0 after acknowledge signal output.
Used in reception with 9-clock wait mode selected.
R
ACKD
Acknowledge Detection
Clear Conditions (ACKD = 0)
• While executing the transfer start instruction
• When CSIE0 = 0
• When RESET input is applied
R/W
Note3
BSYE
Control of N-ch Open-Drain Output for Transmission in I
Output enabled (transmission)
0
1
Output disabled (reception)
Notes 1. Setting should be performed before transfer.
2. If 8-clock wait mode is selected, the acknowledge signal at reception time must be output using
ACKT.
3. The busy mode can be canceled by start of serial interface transfer or reception of address signal.
However, the BSYE flag is not cleared to 0.
4. When using the wake-up function, be sure to set BSYE to 1.
Remark CSIE0: Bit 7 of serial operating mode register 0 (CSIM0)
Note 1
Set Conditions (ACKD = 1)
• When acknowledge signal (ACK) is detected at the
rising edge of SCL clock after completion of
transfer
2
C Bus Mode
Note 2
Note 4
353

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents