Clock Rates; Parity; Sphy Mode; Datasheet - Intel IXF1104 Datasheet

4-port gigabit ethernet media access controller
Table of Contents

Advertisement

®
Intel
IXF1104 4-Port Gigabit Ethernet Media Access Controller
5.2.2.3

Clock Rates

In MPHY mode, the TFCLK and RFCLK can be independent of each other. TFCLK and RFCLK
should be common to the IXF1104 MAC and the Network Processor. The IXF1104 MAC requires
a single clock source for the transmit path and a single clock source for the receive path.
To allow all four IXF1104 MAC ports to operate at 1 Gbps, the IXF1104 MAC is designed to allow
this interface to be overclocked. This allows operation for data transfer at data rates of up to 4.256
Gbps when operating at an overclocked frequency of 133 MHz.
Note:
MPHY mode operates at a maximum clock frequency of 133 MHz (TFCLK and RFCLK).
5.2.2.4

Parity

The IXF1104 MAC can be odd or even (the IXF1104 MAC is odd by default) when calculating
parity on the data bus. This can be changed to accommodate even parity if desired, and can be set
for transmit and receive independently. The RX Parity is set in bit 12 of the
Configuration ($0x701)"
Configuration
5.2.2.5

SPHY Mode

The SPHY operation mode is selected when bit 21 of the
Configuration ($0x700)" on page 213
IXF1104 MAC SPI3 interface.
5.2.2.5.1
The IXF1104 MAC SPI3 interface has four 8-bit data paths that can support four independent 8-bit
point-to-point connections in SPHY mode (see
dedicated 8-bit SPI3 data bus, each port has it own status signal (unlike MPHY). See the For a
detailed list of all the signals refer to the SPI3 pin multiplexing table....
Furthermore since each port has it own dedicated bus the in band port addressing is not needed.
The 8 bit data bus eliminates the need to have separate control signals determine the number of
valid bytes on an EOP.Therefore TSX, RSX, TMOD[1:0] RMOD[1:0] are not used in SPHY mode.
Note:
See
Table 17 "SPI3 MPHY/SPHY Interface" on page 59
signals. Unlike MPHY mode, each port has a dedicated control signal associated with each of the
per-port 8-bit data buses.
descriptions for all SPI3 signals.
5.2.2.5.2
Packets are transmitted on each port as they become available from the RX FIFO. The burst length
is determined by the setting of per port burst size and the B2B pause settings in the
Configuration
packet will be burst without any pauses unless the Network Processor de-asserts RENB. If the
B2B_Pause setting calls for the insertion of two pause cycles on a port, these are inserted after each
data burst for that port. The data bursts are user configurable for each port in the
Configuration
87
and the TX Parity is set in bit 4 of the
($0x700)".
is set to 1. The SPHY mode is the default operation for the
Data Path
Table 3 "SPI3 Interface Signal Descriptions" on page 39
Receive Data Transmission
($0x701)". If the B2B pause setting is zero pause cycles inserted, then the entire
($0x701)".
"SPI3 Transmit and Global
Table 146 "SPI3 Transmit and Global
Figure
16). Since each MAC port has its own
for a complete list of the SPHY mode
"SPI3 Receive
provides signal
"SPI3 Receive
"SPI3 Receive

Datasheet

Document Number: 278757
Revision Number: 009
Revision Date: 27-Oct-2005

Advertisement

Table of Contents
loading

Table of Contents