Dmibar-Root Complex Register Range Base Address (D0:F0) - Intel 925 - Pentium D 925 3.0GHz 800MHz 4MB-Cache Socket 775 CPU Datasheet

Express chipset for the intel 82925x/82925xe memory controller hub (mch)
Hide thumbs Also See for 925 - Pentium D 925 3.0GHz 800MHz 4MB-Cache Socket 775 CPU:
Table of Contents

Advertisement

R
4.1.15
DMIBAR—Root Complex Register Range Base Address
(D0:F0)
PCI Device:
Address Offset:
Default Value:
Access:
Size:
This is the base address for the Root Complex configuration space. This window of addresses
contains the Root Complex Register set for the PCI Express hierarchy associated with the MCH.
There is no physical memory within this 4-KB window that can be addressed. The
4 KB that is reserved by this register does not alias to any PCI 2.3 compliant memory mapped
space.
On reset, this register is disabled and must be enabled by writing a 1 to the DMIBAREN [Dev 0,
offset 54h, bit 29].
|
Bit
31:12
11:0
®
Intel
82925X/82925XE MCH Datasheet
Access &
Default
R/W
DMI Base Address: This field corresponds to bits 31 to 12 of the base address
0000 0h
DMI configuration space.
BIOS will program this register resulting in a base address for a 4-KB block of
contiguous memory address space. This register ensures that a naturally
aligned 4-KB space is allocated within total addressable memory space of
4 GB.
System software uses this base address to program the DMI register set.
Reserved
Host Bridge/DRAM Controller Registers (D0:F0)
0
4Ch
00000000h
R/W
32 bits
Description
57

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

925x925xe82925x82925xe

Table of Contents