Motorola DSP56000 Manual page 388

24-bit digital signal processor
Hide thumbs Also See for DSP56000:
Table of Contents

Advertisement

JSCLR
Operation:
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx
else PC+1
PC
f S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
If S[n]=0,
then SP+1 SP; PC SSH; SR SSL; xxxx PC
else PC+1 PC
Description: Jump to the subroutine at the 16-bit absolute address in program memory
specified in the instruction's 24-bit extension word if the n
clear. The bit to be tested is selected by an immediate bit number from 0–23. If the n
of the source operand S is clear, the address of the instruction immediately following the
JSCLR instruction (PC) and the system status register (SR) are pushed onto the system
stack. Program execution then continues at the specified absolute address in the instruc-
tion's 24-bit extension word. If the specified memory bit is not clear, the program counter
(PC) is incremented and the extension word is ignored. However, the address register
A - 122
INSTRUCTION DESCRIPTIONS
Jump to Subroutine if Bit Clear
INSTRUCTION SET DETAILS
JSCLR
Assembler Syntax
JSCLR
#n,X:ea,xxxx
PC
JSCLR
#n,X:aa,xxxx
JSCLR
#n,X:pp,xxxx
JSCLR
#n,Y:ea,xxxx
JSCLR
#n,Y:aa,xxxx
JSCLR
#n,Y:pp,xxxx
JSCLR
#n,S,xxxx
th
bit of the source operand S is
th
bit
MOTOROLA

Advertisement

Table of Contents
loading

This manual is also suitable for:

Dsp56k

Table of Contents