Interrupt Flag Register 1(Irr1) - Hitachi H8/3672 Series Hardware Manual

Single-chip microcomputer
Table of Contents

Advertisement

3.2.4

Interrupt Flag Register 1(IRR1)

IRR1 is a status flag register for direct transition interrupts, and IRQ3 and IRQ0 interrupt requests.
Bit Bit Name
Initial Value
7
IRRDT
0
6
0
5
1
4
1
3
IRRI3
0
2
0
1
0
0
IRRl0
0
Rev. 1.0, 03/01, page 46 of 280
R/W
Description
R/W
Direct Transfer Interrupt Request Flag
[Setting condition]
When a direct transfer is made by executing a SLEEP
instruction while DTON in SYSCR2 is set to 1.
[Clearing condition]
When IRRDT is cleared by writing 0
Reserved
This bit is always read as 0, and cannot be modified.
Reserved
These bits are always read as 1, and cannot be modified.
R/W
IRQ3 Interrupt Request Flag
[Setting condition]
When IRQ3 pin is designated for interrupt input and the
designated signal edge is detected.
[Clearing condition]
When IRRI3 is cleared by writing 0
Reserved
This bit is always read as 0, and cannot be modified.
Reserved
This bit is always read as 0, and cannot be modified.
R/W
IRQ0 Interrupt Request Flag
[Setting condition]
When IRQ0 pin is designated for interrupt input and the
designated signal edge is detected.
[Clearing condition]
When IRRI0 is cleared by writing 0

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3672f-ztat hd64f3672H8/3670f-ztat hd64f3670

Table of Contents