Chapter 2: Creating the GTH IBERT Core
12. The SuperClock-2 source code now needs to be added to the example IBERT wrapper.
X-Ref Target - Figure 2-10
50
Send Feedback
In the Sources window, double-click example_ibert_7series_gth_0 in the
Design Sources folder to open the verilog code. Add the top level ports from
top_scm2.v to the module declaration, and instantiate the top_scm2 module in the
example ibert wrapper
(Figure
Figure 2-10: SuperClock-2 in the Example IBERT Wrapper
www.xilinx.com
2-10). Click File > Save File.
VC7222 IBERT Getting Started Guide
UG971 (v5.0) June 12, 2014
Need help?
Do you have a question about the Virtex-7 FPGA VC7222 IBERT and is the answer not in the manual?
Questions and answers