Mb Platform Flash Xl; Mb Linear Bpi Flash - Xilinx ML605 Hardware User's Manual

Hide thumbs Also See for ML605:
Table of Contents

Advertisement

Chapter 1:
ML605 Evaluation Board
The Memory Interface Generator (MIG) tool guidelines specify a set of U1 FPGA "No
Connect" pins. These should be added to the UCF as CONFIG PROHIBIT pins as follows:
See the Micron Technology, Inc. website for more information
In addition, see the Virtex-6 FPGA Memory Interface Solutions User Guide (UG406)
and the Virtex-6 FPGA Memory Resources User Guide (UG363)

3. 128 Mb Platform Flash XL

A 128 Mb Xilinx XCF128X-FTG64C Platform Flash XL device is used with an onboard
47 MHz oscillator (X4) to configure the FPGA in less than 100 ms from power valid as
required by the PCI Express Card Electromechanical Specification. This allows the PCIe
interface to be recognized and enumerated when plugged into a host PC.
To achieve the fastest configuration speed, the FPGA mode pins are set to Slave SelectMAP
and the onboard 47 MHz clock source external to the FPGA is used for configuration.
Configuration DIP switch S2, switch 1, controls the 47 MHz oscillator enable as outlined in
18.
See S2 switch setting details in
the Configuration Flash

4. 32 MB Linear BPI Flash

A Numonyx JS28F256P30 Linear BPI Flash memory (P30) on the ML605 provides 32 MB of
non-volatile storage that can be used for configuration as well as software storage. The
Linear BPI Flash shares the dual use configuration pins in parallel with the XCF128
Platform Flash XL.
The P30_CS net is used to select the P30 or the XCF128. Power-on configuration is selected
by the P30_CS net which is tied to a dip switch S2 (selects pullup/pulldown) and is also
wired to an FPGA non-config pin. The dip switch allows power selection for the
configuration device P30 or XCF128XL. The dip switch selection can be overridden by the
FPGA after configuration by controlling the logic level of the P30_CS signal.
See S2 switch setting details in
Configuration
22
Send Feedback
CONFIG PROHIBIT = H22;
CONFIG PROHIBIT = F21;
CONFIG PROHIBIT = B20;
CONFIG PROHIBIT = F19;
CONFIG PROHIBIT = C13;
CONFIG PROHIBIT = M12;
CONFIG PROHIBIT = L13;
CONFIG PROHIBIT = K14;
CONFIG PROHIBIT = F25;
CONFIG PROHIBIT = C29;
CONFIG PROHIBIT = C28;
CONFIG PROHIBIT = D24;
Switches.
for FPGA design recommendations.
Options.
www.xilinx.com
Table
1-26. Also, see the
FPGA Design Considerations for
Table
1-26. For an overview on configuring the FPGA, see
[Ref
26].
[Ref 6]
[Ref
9].
ML605 Hardware User Guide
UG534 (v1.9) February 26, 2019

Advertisement

Table of Contents
loading

Table of Contents