AMD Geode LX 600@0.7W Data Book page 191

Processors
Table of Contents

Advertisement

CPU Core Register Descriptions
Bit
Name
10
BIST_TAG_GO_
WAY3 (RO)
9
BIST_TAG_GO_
WAY2 (RO)
8
BIST_TAG_GO_
WAY1 (RO)
7
BIST_TAG_GO_
WAY0 (RO)
6
BIST_TAG_GO
(RO)
5
BIST_MRU_DRT_
EN
4
BIST_MRU_EN
3
BIST_DATA_
DRT_EN
2
BIST_DATA_EN
1
BIST_TAG_
DRT_EN
0
BIST_TAG_EN
AMD Geode™ LX Processors Data Book
L2_BIST_MSR Bit Descriptions (Continued)
Description
L2 Cache Tag BIST Way 3 Result (Read Only).
0: Fail. (Default)
1: Pass.
L2 Cache Tag BIST Way 2 Result (Read Only).
0: Fail. (Default)
1: Pass.
L2 Cache Tag BIST Way 1 Result (Read Only).
0: Fail. (Default)
1: Pass.
L2 Cache Tag BIST Way 0 Result (Read Only).
0: Fail. (Default)
1: Pass.
L2 Cache Tag BIST Result (Read Only).
0: Fail. (Default)
1: Pass.
L2 Cache Most Recently Used Data Retention Timer BIST Enable. Enable the
data retention timer for the MRU BIST.
0: Disable. (Default)
1: Enable
L2 Cache Most Recently Used BIST Enable. Start MRU BIST (on a write).
0: Disable. (Default)
1: Enable
L2 Cache Data Retention Timer BIST Enable. Enable data retention timer for the
data BIST.
0: Disable. (Default)
1: Enable
L2 Cache Data BIST Enable. Start data BIST (on a write).
0: Don't start BIST. (Default)
1: Start BIST
L2 Cache Tag Data Retention Timer BIST Enable. Enable Data Retention timer for
the Tag BIST.
0: Disable. (Default)
1: Enable
L2 Cache Tag BIST Enable. Start Tag BIST (on a write).
0: Don't start BIST. (Default)
1: Start BIST
33234H
191

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents