7.3
Voltage Identification (VID)
The VID specifications for the processor V
SVID Protocol. The processor uses three signals for the serial voltage identification
interface to support automatic selection of voltages.
level corresponding to the eight bit VID value transmitted over serial VID. A '1' in this
table refers to a high voltage level and a '0' refers to a low voltage level. If the voltage
regulation circuit cannot supply the voltage that is requested, the voltage regulator
must disable itself. See the VR12/IMVP7 SVID Protocol for further details. The VID
codes will change due to temperature and/or current load changes in order to minimize
the power of the part. A voltage range is provided in
set so that one voltage regulator can operate with all supported frequencies.
Individual processor VID values may be set during manufacturing so that two devices
at the same core frequency may have different default VID settings. This is shown in
the VID range values in
transitioning to an adjacent VID and its associated voltage. This will represent a DC
shift in the loadline.
Note:
Transitions above the maximum specified VID are not permitted.
step sizes and DC shift ranges. Minimum and maximum voltages must be maintained.
The VR used must be capable of regulating its output to the value defined by the new
VID values issued. DC specifications for dynamic VID transitions are included in
Table 7-5
88
Table
7-5. The processor provides the ability to operate while
and
Table
7-10. See the VR12/IMVP7 SVID Protocol for further details.
Electrical Specifications
and V
are defined by the VR12/IMVP7
CC
AXG
Table 7-1
specifies the voltage
Table
7-1. The specifications are
Table 7-5
includes VID
Datasheet, Volume 1
Need help?
Do you have a question about the 2ND GENERATION INTEL CORE PROCESSOR FAMILY MOBILE - DATASHEET VOLUME 1 01-2011 and is the answer not in the manual?
Questions and answers