Xilinx RocketIO User Manual page 49

Hide thumbs Also See for RocketIO:
Table of Contents

Advertisement

Product Not Recommended for New Designs
Clocking
Verilog Template
RocketIO™ Transceiver User Guide
UG024 (v3.0) February 22, 2007
O => REFCLK
);
U2_BUFG: BUFG
port map (
I => CLK0_W,
O => USRCLK_M
);
U3_BUFG: BUFG
port map (
I => CLKDV_W,
O => USRCLK2_M_W
);
end FOUR_BYTE_CLK_arch;
// Module:
FOUR_BYTE_CLK
// Description: Verilog Submodule
//
DCM for 4-byte GT
//
// Device:
Virtex-II Pro Family
module FOUR_BYTE_CLK(
REFCLKIN,
REFCLK,
USRCLK_M,
USRCLK2_M,
DCM_LOCKED
);
input
REFCLKIN;
output
REFCLK;
output
USRCLK_M;
output
USRCLK2_M;
output
DCM_LOCKED;
wire
REFCLKIN;
wire
REFCLK;
wire
USRCLK_M;
wire
USRCLK2_M;
wire
DCM_LOCKED;
wire
REFCLKINBUF;
wire
clkdv2;
wire
clk_i;
DCM dcm1 (
.CLKFB
.CLKIN
.DSSEN
.PSCLK
.PSEN
.PSINCDEC
.RST
.CLK0
.CLK90
www.xilinx.com
( USRCLK_M ),
( REFCLKINBUF ) ,
( 1'b0 ),
( 1'b0 ),
( 1'b0 ),
( 1'b0 ),
( 1'b0 ),
( clk_i ),
( ),
R
49

Advertisement

Table of Contents
loading

Table of Contents