AMD SB600 Technical Reference Manual page 56

Register reference manual
Hide thumbs Also See for SB600:
Table of Contents

Advertisement

Field Name
Bits
SO
0
WDH
1
SF
2
RD
3
UE
4
FNO
5
RHSC
6
Reserved
29:7
OC
30
Reserved
31
Field Name
Bits
SO
0
WDH
1
SF
2
©2008 Advanced Micro Devices, Inc.
AMD SB600 Register Reference Manual
HcInterruptStatus – RW - 32 bits - [MEM_Reg : 0Ch]
Default
HCD
0b
RW
RW
0b
RW
RW
0b
RW
RW
0b
RW
RW
0b
RW
RW
0b
RW
RW
0b
RW
RW
0b
RW
RW
HcInterruptEnable - 32 bits - [MEM_Reg : 10h]
Default
HCD
0b
RW
RW
0b
RW
RW
0b
RW
RW
HC
SchedulingOverrun
This bit is set when the USB schedule for the current
Frame overruns and after the update of
HccaFrameNumber. A scheduling overrun will also
cause the SchedulingOverrunCount of
HcCommandStatus to be incremented.
WritebackDoneHead
This bit is set immediately after HC has written
HcDoneHead to HccaDoneHead. Further updates of
the HccaDoneHead will not occur until this bit has
been cleared. HCD should only clear this bit after it
has saved the content of HccaDoneHead.
StartofFrame
This bit is set by HC at each start of a frame and after
the update of HccaFrameNumber. HC also generates
a SOF token at the same time.
ResumeDetected
This bit is set when HC detects that a device on the
USB is asserting resume signaling. It is the transition
from no resume signaling to resume signaling
causing this bit to be set. This bit is not set when
HCD sets the
B
US
RESUME
UnrecoverableError
This bit is set when HC detects a system error not
related to USB. HC should not proceed with any
processing nor signaling before the system error has
been corrected. HCD clears this bit after HC has
been reset.
FrameNumberOverflow
This bit is set when the MSb of HcFmNumber (bit 15)
changes value, from 0 to 1 or from 1 to 0, and after
HccaFrameNumber has been updated.
RootHubStatusChange
This bit is set when the content of HcRhStatus or the
content of any of HcRhPortStatus
[NumberofDownstreamPort] has changed.
Reserved
OwnershipChange
This bit is set by HC when HCD sets the
OwnershipChangeRequest field in
HcCommandStatus. This event, when unmasked, will
always generate an System Management Interrupt
(SMI) immediately.
This bit is tied to 0b when the SMI pin is not
implemented.
Reserved
HC
0 - Ignore
1 - Enable interrupt generation due to Scheduling
Overrun.
0 - Ignore
1 - Enable interrupt generation due to HcDoneHead
Writeback.
0 - Ignore
1 - Enable interrupt generation due to Start of Frame.
OCHI USB 1.1 and EHCI USB 2.0 Controllers
Proprietary
Description
state.
Description
Page 56

Advertisement

Table of Contents
loading

Table of Contents