Dma Flyby Transfer Timing (Sram → External I/O) - Renesas PFESiP/V850EP1 User Manual

32-bit microcontroller dedicated to pfesip ep-1
Table of Contents

Advertisement

(d) DMA flyby transfer timing (SRAM → external I/O)
Figure 1-16. DMA Flyby Transfer Timing (SRAM → External I/O)
SBUSCLK (output)
SA0-SA20, SCSZ0-SCSZ1
(output)
SRDZ (output)
SWRZ0-SWRZ1, SWRSTBZ
(output)
SIORDZ (output)
SIOWRZ (output)
SD0-SD15 (I/O)
SWAITZ (input)
SBCYSTZ (output)
Note
In the case of SCSZ0-SCSZ3
Remarks 1.
Timing when the number of waits inserted by the DWC0 or DWC1 register is 0, the
number of idle states inserted by the BCC register is 1, and the number of waits inserted
by the ASC register is 1.
2.
Broken lines indicate high impedance.
36
CHAPTER 1 PRODUCT SPECIFCATIONS
TASW
T1
< t
>
DKA
< t
>
DKRDH
< t
>
DKWRH
< t
>
DKRDH
< t
>
DKWRH
< t
HKW
< t
>
SKW
< t
>
< t
DKBSL
User's Manual A19069EJ2V0UM
TW
T2
< t
>
DKRDL
< t
>
< t
DKWRL
>
< t
HKW
< t
>
SKW
>
DKBSH
TF
TI
< t
Note
< t
>
DKRD H
>
DKWRH
< t
HKOD
>
< t
>
DKBSL
>
DKA
>

Advertisement

Table of Contents
loading

Table of Contents