4/ Configuration; Dip Switch Configuration; System Write Protection; Table 11: Dip Switch Sw1 Functionality - Kontron CP3005-SA User Manual

Table of Contents

Advertisement

4/ Configuration

4.1. DIP Switch Configuration

The quad DIP switch SW1 provides the following switches for board configuration: POST code indication, SPI boot
flash selection, and uEFI BIOS configuration.

Figure 6: DIP Switch SW1

Table 11: DIP Switch SW1 Functionality

Switch
Setting
1
OFF
ON
2
OFF
ON
3
OFF
ON
4
OFF
ON
The default setting is indicated by using bold fonts.
To clear the uEFI BIOS settings and the passwords, proceed as follows:
1.
Set DIP switch SW1, switch 4, to the ON position.
2.
Apply power to the system.
3.
Wait 30 seconds and then remove power from the system. During this time period no messages are
displayed.
4.
Set DIP switch SW1, switch 4, to the OFF position.

4.2. System Write Protection

The CP3005-SA provides write protection for non-volatile memories via the onboard configuration resistor JMP2
(R242) (only available upon request), the uEFI Shell, and the CompactPCI rear I/O connector J2, pin B15
(REAR_FANSENSE_SYS_WP#). If one of these sources is enabled, the system is write protected. Please contact
Kontron for further information before using these functions.
www.kontron.com
Functionality
Boot-up with POST code indication on LED3..0
Boot-up without POST code indication on LED3..0
Boot from the standard SPI boot flash
Boot from the recovery SPI boot flash
Standard QM370 reset implementation
Reset does a power cycle (reset event drops the QM370
PWROK input)
Boot using the currently saved uEFI BIOS settings
Clear the uEFI BIOS settings and use the default values
CP3005-SA – Rev. 0.6 Preliminary
// 32

Advertisement

Table of Contents
loading

Table of Contents