Usb-To-Uart Bridge - Xilinx VC707 User Manual

Evaluation board for the virtex-7 fpga
Hide thumbs Also See for VC707:
Table of Contents

Advertisement

Chapter 1: VC707 Evaluation Board Features
X-Ref Target - Figure 1-17
C300
18pF 50V
NPO
X3
25.00 MHz
2
R320
GND2
1.0MΩ 5%
C301
GND2
4
18pF 50V
NPO
GND_SGMIICLK
GND_SGMIICLK
References
Details about the tri-mode Ethernet MAC core are provided in UG138, LogiCORE IP
Tri-Mode Ethernet MAC v4.2 User Guide.
The product brief for the Marvell 88E1111 Alaska Gigabit Ethernet Transceiver can be
found at the Marvell website
The data sheet can be obtained under NDA with Marvell. Contact information is at the
Marvell website
For more information about the ICS844021 device, go to the Integrated Device Technology
website

USB-to-UART Bridge

[Figure
The VC707 board contains a Silicon Labs CP2103GM USB-to-UART bridge device (U44)
which allows a connection to a host computer with a USB port. The USB cable is supplied
in the VC707 Evaluation Kit (Type-A end to host computer, Type mini-B end to VC707
board connector J17). The CP2103GM is powered by the USB 5V provided by the host PC
when the USB cable is plugged into the USB port on the VC707 board.
Xilinx UART IP is expected to be implemented in the FPGA fabric. The FPGA supports the
USB-to-UART bridge using four signal pins: Transmit (TX), Receive (RX), Request to Send
(RTS), and Clear to Send (CTS).
Silicon Labs provides royalty-free Virtual COM Port (VCP) drivers for the host computer.
These drivers permit the CP2103GM USB-to-UART bridge to appear as a COM port to
communications application software (for example, TeraTerm or HyperTerm) that runs on
the host computer. The VCP device drivers must be installed on the host PC prior to
establishing communications with the VC707 board.
The USB Connector Pin Assignments and Signal Definitions between J17 and U44 are
listed in
38
VDDA_SGMIICLK
1
X1
SGMIICLK_XTAL_OUT
3
X2
SGMIICLK_XTAL_IN
Figure 1-17: Ethernet 125 MHz SGMII GTX Clock
[Ref
[Ref
5].
[Ref 6]
and search for part number ICS844021.
1-2, callout 17]
Table
1-19.
www.xilinx.com
VDD_SGMIICLK
U2
ICS844021I-01
Clock Generator
5
OE
8
1
VDDA
VDD
7
3
SGMIICLK_Q0_C_P
XTAL_OUT
Q0
6
4
SGMIICLK_Q0_C_N
XTAL_IN
NQ0
2
GND
GND_SGMIICLK
5].
C28
0.1μF 25V
X5R
SGMIICLK_Q0_P
SGMIICLK_Q0_N
C29
0.1μF 25V
X5R
UG885_c1_17_020612
VC707 Evaluation Board
UG885 (v1.2) February 1, 2013

Advertisement

Table of Contents
loading

Table of Contents