Figure 3-4 Control Register Read Format; Figure 3-5 Control Register Write Format - Epson ARM720T Core Cpu Manual

Revision 4 (amba ahb bus interface version)
Table of Contents

Advertisement

3: Configuration
3.3.2
Control Register
Reading from CP15 Register 1 reads the control bits. The CRm and opcode_2 fields Should Be
Zero when reading CP15 Register 1. Control Register read format is shown in Figure 3-4.
31
Writing to CP15 Register 1 sets the control bits. The CRm and opcode_2 fields Should Be Zero
when writing to CP15 Register 1. Control Register write format is shown in Figure 3-5.
31
With the exception of the V bit, all defined control bits are set to zero on reset. The control bits
have the following functions:
M Bit 0
A Bit 1
C Bit 2
W Bit 3
P Bit 4
D Bit 5
L Bit 6
B Bit 7
S Bit 8
R Bit 9
3-4
UNP

Figure 3-4 Control Register read format

UNP/SBZ

Figure 3-5 Control Register write format

MMU enable/disable:
0 = MMU disabled
1 = MMU enabled.
Alignment fault enable/disable:
0 = Address Alignment Fault Checking disabled
1 = Address Alignment Fault Checking enabled.
Cache enable/disable:
0 = Instruction and/or Data Cache (IDC) disabled
1 = Instruction and/or Data Cache (IDC) enabled.
Write buffer enable/disable:
0 = Write Buffer disabled
1 = Write Buffer enabled.
When read, returns 1. When written, is ignored.
When read, returns 1. When written, is ignored.
When read, returns 1. When written, is ignored.
Big-endian/little-endian:
0 = Little-endian operation
1 = Big-endian operation.
System protection: Modifies the MMU protection system.
ROM protection: Modifies the MMU protection system.
EPSON
14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
V
UNP
R S B L D P W C A M
14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
UNP/
V
R S B L D P W C A M
SBZ
ARM720T CORE CPU MANUAL

Advertisement

Table of Contents
loading

Table of Contents