Epson ARM720T Core Cpu Manual page 10

Revision 4 (amba ahb bus interface version)
Table of Contents

Advertisement

CONTENTS
Table 1-1
Key to tables ............................................................................................... 1-6
ARM instruction summary ........................................................................... 1-8
Table 1-3
Addressing mode 2 ................................................................................... 1-10
Addressing mode 2 (privileged) ................................................................ 1-11
Table 1-5
Addressing mode 3 ................................................................................... 1-11
Addressing mode 4 (load) ......................................................................... 1-11
Addressing mode 4 (store) ........................................................................ 1-12
Table 1-8
Addressing mode 5 ................................................................................... 1-12
Table 1-9
Operand 2 ................................................................................................. 1-12
Fields......................................................................................................... 1-12
Condition fields.......................................................................................... 1-13
Thumb instruction summary...................................................................... 1-15
ARM720T modes of operation .................................................................... 2-4
PSR mode bit values................................................................................... 2-9
Exception entry and exit............................................................................ 2-11
Exception vector addresses ...................................................................... 2-13
Cache and MMU Control Register .............................................................. 3-3
Cache operation.......................................................................................... 3-7
TLB operations............................................................................................ 3-7
Transfer type encoding ............................................................................... 6-5
Transfer size encodings .............................................................................. 6-7
Burst type encodings................................................................................... 6-8
Protection control encodings ....................................................................... 6-8
Response encodings................................................................................. 6-10
Active byte lanes for a 32-bit little-endian data bus................................... 6-11
Active byte lanes for a 32-bit big-endian data bus .................................... 6-12
CP15 register functions............................................................................... 7-3
Level one descriptor bits ............................................................................. 7-7
Interpreting level one descriptor bits [1:0] ................................................... 7-7
Section descriptor bits................................................................................. 7-8
Coarse page table descriptor bits ............................................................... 7-9
Fine page table descriptor bits .................................................................... 7-9
Table 7-7
Level two descriptor bits............................................................................ 7-11
Table 7-8
Interpreting page table entry bits [1:0]....................................................... 7-11
Priority encoding of fault status ................................................................. 7-16
Interpreting access permission (AP) bits................................................... 7-18
Coprocessor availability .............................................................................. 8-2
Handshaking signals ................................................................................... 8-5
Handshake signal connections ................................................................... 8-9
CPnTRANS signal meanings .................................................................... 8-10
Function and mapping of EmbeddedICE-RT registers ............................. 9-12
Domain Access Control Register bit assignments .................................... 9-15
Table 9-3
Instruction encodings for scan chain 15.................................................... 9-18
Public instructions ..................................................................................... 9-20
Scan chain number allocation ................................................................... 9-23
Scan chain 1 cells ..................................................................................... 9-25
vi
List of Tables
EPSON
ARM720T CORE CPU MANUAL

Advertisement

Table of Contents
loading

Table of Contents