Data Transfer Source Address Register (Dtsr); Data Transfer Destination Register (Dtdr); Data Transfer Count Register (Dtcr) - Hitachi H8/500 Series Hardware Manual

Table of Contents

Advertisement

Bit 13—DI (Destination Increment): This bit specifies whether to increment to destination
address.
Bit 13
DI
Description
0
Destination address is not incremented.
1
1) If Sz = 0: Destination address is incremented by +1 after each data transfer.
2) If Sz = 1: Destination address is incremented by +2 after each data transfer.
Bits 12 to 0—Reserved Bits: These bits are reserved.

6.2.2 Data Transfer Source Address Register (DTSR)

Bit
15
Read/Write —
The data transfer source register is a 16-bit register that designates the data transfer source
address. For word transfer this must be an even address. In the maximum mode, this address is
implicitly located in page 0.

6.2.3 Data Transfer Destination Register (DTDR)

Bit
15
Read/Write —
The data transfer destination register is a 16-bit register that designates the data transfer
destination address. For word transfer this must be an even address. In the maximum mode, this
address is implicitly located in page 0.

6.2.4 Data Transfer Count Register (DTCR)

Bit
15
Read/Write —
Downloaded from
Elcodis.com
electronic components distributor
14
13
12
11
14
13
12
11
14
13
12
11
10
9
8
7
10
9
8
7
10
9
8
7
116
6
5
4
3
6
5
4
3
6
5
4
3
2
1
0
2
1
0
2
1
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/532

Table of Contents