Bus-Right Release Cycle (During On-Chip Memory Access Cycle) - Hitachi H8/500 Series Hardware Manual

Table of Contents

Advertisement

Timing Charts: Timing charts of the operation by which the bus is released are shown in
figure 3-13 for the case of bus release during an on-chip memory read cycle, in figure 3-14 for
bus release during an external memory read cycle, and in figure 3-15 for bus release while the
CPU is performing an internal operation.
ø
A
–A
19
0
D –D
7
0
RD, WR, R/W
DS, AS
BREQ
BACK
(1) The BREQ pin is sampled at the start of the T
(2) At the end of the memory access cycle, the BACK pin goes Low and the CPU releases the bus.
(3) While the bus is released, the BREQ pin is sampled at each Tx state.
(4) A High level is detected at the BREQ pin.
(5) The BACK pin is returned to the High level, ending the bus-right release cycle.
* T
and T
: On-chip memory access states.
1
2
Tx : Bus-right released state.
Figure 3-13 Bus-Right Release Cycle (During On-Chip Memory Access Cycle)
Downloaded from
Elcodis.com
electronic components distributor
On-chip memory
Access cycle
T
T
T
2
1
*
2
*
(1)
Bus-right release cycle
T
T
T
X
*
X
X
(2)
(3)
(4)
state and the Low level is detected.
1
Fig. 3-13
73
CPU cycle
T
T
X
1
(5)

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/532

Table of Contents