Mallinckrodt NELLCOR NPB-4000 Service Manual page 127

Patient monitor
Table of Contents

Advertisement

13.8.2 DRAM Timing
Section 13: Microprocessor Computer and Control –Theory of Operation
25ns 25ns
CLK2
RAS#
RAS#
CASADREN
U/LCAS
DRAMWR#
DRAMOE#
See Figure 13-8. The DRAM requires 130 nanoseconds total time, read/write
and precharge for each cycle. There is one wait state for each DRAM access and
a total of three T states, which is 150 nanoseconds. Since the DRAM minimum
access time is 130 nanoseconds, we have 20 nanoseconds of margin. The
Hitachi HM51W4260AL has a RAS* time of 70 nanoseconds, a precharge time
of 50 nanoseconds, a CAS* time of 20 nanoseconds, and a WE* time of 15
nanoseconds. The BLE* and BLH* signals are used to select byte-oriented
reads and writes. There are two CAS* lines that are used to implement the byte
writes.
The RAS# and CAS# requirements are shown in Figure 13-9.
T1
T2W
T2
75ns
50ns
50ns
75ns
75ns
Figure 13-8: DRAM Timing
T1
13-13

Advertisement

Table of Contents
loading

This manual is also suitable for:

Nellcor npb-4000c

Table of Contents