Part 2.2: Zynq Chip - Alinx ZYNQ UltraScale+ User Manual

Fpga development board
Hide thumbs Also See for ZYNQ UltraScale+:
Table of Contents

Advertisement

Figure 2-1-1: ACU9EG Core Board (Front View)

Part 2.2: ZYNQ Chip

The FPGA core board ACU9EG uses Xilinx's Zynq UltraScale+ MPSoCs
EG family chip, module XCZU9EG-2FFVB1156I. The PS system of the ZU9EG
chip integrates 4 ARM Cortex™-A53 processors with a speed of up to 1.3Ghz
and supports Level 2 Cache; it also contains 2 Cortex-R5 processors with a
speed of up to 533Mhz
The ZU9EG chip supports 32-bit or 64-bit DDR4, LPDDR4, DDR3, DDR3L,
LPDDR3 memory chips, with rich high-speed interfaces on the PS side such as
PCIE Gen2, USB3.0, SATA 3.1, DisplayPort; it also supports USB2.0, Gigabit
Ethernet, SD/SDIO, I2C, CAN, UART, GPIO and other interfaces. The PL end
contains a wealth of programmable logic units, DSP and internal RAM. .
Figure 2-2-1 detailed the Overall Block Diagram of the ZU9EG Chip.
13 / 66
ZYNQ Ultrascale + FPGA Board AXU9EG User Manual
Amazon Store: https://www.amazon.com/alinx

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ZYNQ UltraScale+ and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Axu9egAxu15eg

Table of Contents