Texas Instruments TMS320C64x DSP Reference Manual page 51

Dsp video port/vcxo interpolated control (vic) port
Hide thumbs Also See for TMS320C64x DSP:
Table of Contents

Advertisement

Video Port Control Registers
Table 2–5. Video Port Control Register (VPCTL) Field Descriptions (Continued)
Bit
field
symval
14
VPHLT
NONE
CLEAR
13–8
Reserved –
7
VCLK2P
NONE
REVERSE
6
VCT3P
NONE
ACTIVELOW
5
VCT2P
NONE
ACTIVELOW
4
VCT1P
NONE
ACTIVELOW
3
Reserved –
† For CSL implementation, use the notation VP_VPCTL_field_symval
2-18
Video Port
Value
Description
Video port halt bit. This bit is set upon hardware or software
reset. The other VPCTL bits (except VPRST) can only be
changed when VPHLT is 1. VPHLT is cleared by writing a 1.
Writing 0 has no effect.
0
1
0
Reserved. The reserved bit location is always read as 0. A
value written to this field has no effect.
VCLK2 pin polarity bit. Has no effect in capture mode.
0
1
Inverts the VCLK2 output clock polarity in display mode.
VCTL3 pin polarity. Does not affect GPIO operation. If VCTL3
pin is used as a FLD input on the video capture side, then the
VCTL3 polarity is not considered; the field inverse is controlled
by the FINV bit in the video capture channel x control register
(VCxCTL).
0
1
Indicates the VCTL3 control signal (input or output) is active
low.
VCTL2 pin polarity bit. Does not affect GPIO operation.
0
1
Indicates the VCTL2 control signal (input or output) is active
low.
VCTL1 pin polarity bit. Does not affect GPIO operation.
0
1
Indicates the VCTL1 control signal (input or output) is active
low.
0
Reserved. The reserved bit location is always read as 0. A
value written to this field has no effect.
SPRU629

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tms320c6000

Table of Contents