Texas Instruments TMS320C64x DSP Reference Manual page 131

Dsp video port/vcxo interpolated control (vic) port
Hide thumbs Also See for TMS320C64x DSP:
Table of Contents

Advertisement

Table 3–23. Video Capture Channel B Control Register (VCBCTL)
Field Descriptions (Continued)
Bit
field
symval
30
BLKCAP
CLEAR
BLOCK
29–21 Reserved –
20
FINV
FIELD1
FIELD2
19–18 Reserved –
17
VRST
V1EAV
V0EAV
† For CSL implementation, use the notation VP_VCBCTL_field_symval
‡ For complete encoding of these bits, see Table 3–6, Table 3–11, and Table 3–12.
SPRU629
Value
BT.656 or Y/C Mode
Block capture events bit. BLKCAP functions as a capture FIFO
reset without affecting the current programmable register values.
The F1C, F2C, and FRMC status bits, in VCBSTAT, are not
updated. Field or frame complete interrupts and vertical interrupts
are also not generated.
Clearing BLKCAP does not enable DMA events during the field
where the bit is cleared. Whenever BLKCAP is set and then
cleared, the software needs to clear the field and frame status
bits (F1C, F2C, and FRMC) as part of the BLKCAP clear
operation.
0
Enables DMA events in the video frame that follows the video
frame where the bit is cleared. (The capture logic must sync to
the start of the next frame after BLKCAP is cleared.)
1
Blocks DMA events and flushes the capture channel FIFOs.
0
Reserved. The reserved bit location is always read as 0. A value
written to this field has no effect.
Detected field invert bit.
0
Detected 0 is field 1.
1
Detected 0 is field 2.
0
Reserved. The reserved bit location is always read as 0. A value
written to this field has no effect.
VCOUNT reset method bit.
0
Start of vertical blank
st
(1
V = 1 EAV or
VCTL2 active edge)
1
End of vertical blank
st
(1
V = 0 EAV or
VCTL2 inactive edge)
Video Capture Registers
Description
Raw Data Mode
TSI Mode
Not used.
Not used.
Not used.
Not used.
Not used.
Not used.
Not used.
Not used.
Video Capture Port
3-69

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tms320c6000

Table of Contents