To set the memory write delay clock cycles
(PowerPC 603ei, 745, 755)
The memory write delay is provided for accessing slow devices like memory
mapped IO.
The memory write delay delays all memory writes the amount of time
calculated using parameters entered by the user. The user specifies the core
clock frequency. The user adjusts the delay with the number of clock cycles
entered.
The number of clock cycles should be set to the smallest number possible for
best performance since it delays all memory writes by the amount of time
calculated.
Memory Write Delay Clock Cycles
Command
cf mwrdelcyc= <clock cycles> @ <core clock speed>
Example: cf mwrdelcyc=300@400
This delays all writes 750 ns (300 cycles, at 400 MHz).
Value
0-4 000 000 000 clock cycles @ 100-700 MHz core clock speed.
(Default = no delay)
Agilent Technologies Emulation for the PowerPC 400/600/700
Chapter 7: Configuring the Emulation Probe
Configuration items
93