Mitsubishi Electric R16MTCPU Programming Manual page 88

Hide thumbs Also See for R16MTCPU:
Table of Contents

Advertisement

■Operation timing
Operation which executes each Motion dedicated instruction and turns on the Multiple CPU block information.
Sequence program
Motion dedicated
PLC instruction
Number of
empty blocks
Dedicated instruction
transmission area usage
Block information using
Multiple CPU dedicated
instruction (For CPU No.2)
(SM797)
CPU dedicated transmission
(Non-fixed cycle)
■Operation example
When multiple D(P).DDWR instructions (80 words) are executed simultaneously before turning on each complete device in
the 4 Multiple CPUs.
If the number of blocks used for each item is set as follows,
• Number of CPU dedicated instruction transmission area: 199 blocks (Initial value)
• Maximum number of blocks used for the Multiple CPU dedicated instruction setting (For CPU No.2) (SD797): 2 (Initial
value)
• D(P).DDWR number of blocks used: 6
And, when 33 D(P).DDWR instructions are issued within the Multiple CPU fixed cycle transmission cycle (0.888ms), the
number of blocks used is as follows.
6 (D(P).DDWR number of blocks)  33 (D(P).DDWR instructions) = 198 (Total blocks used)
Therefore, the number of empty blocks is as follows;
199 (Number of CPU dedicated instruction transmission area) - 198 (Total blocks used) = 1 (Number of empty blocks)
1 (Number of empty blocks) < 2 (Maximum number of blocks used for the Multiple CPU dedicated instruction setting (For CPU
No. 2) (SD797))
In the above case, the number of empty blocks is less than the "Maximum number of blocks used for the Multiple CPU
dedicated instruction setting (For CPU No. 2) (SD797)", therefore "Block information using Multiple CPU dedicated instruction
(For CPU No. 2) (SM797)" turns on.
If a new instruction is executed while in this status, it will be more than the permissible number of executions. However, this
can be avoided by using "Block information using Multiple CPU dedicated instruction (For CPU No. 2) (SM797)" as an
interlock.
2 MOTION DEDICATED PLC INSTRUCTION
86
2.3 Precautions
Instruction execution
Permissible number of executions or
more by the new instruction without an
interlock condition
Maximum number of blocks
used for the Multiple CPU
dedicated instruction setting
(For CPU No.2) (SD797)
ON
Transfer
Communication cycle
END
Total dedicated
instruction transmission
area
Permissible number
of executions
Check at END
processing
Transfer

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

R64mtcpuMelsec iq-r seriesR32mtcpu

Table of Contents